### Requirements Summary - KamLAND Application (<sup>11</sup>C tagging) - ~60 neutrons within 1 msec following muon - Baseline Stabilization after muons - Decay electron recording (wide dynamic range) - MiniLAND Application - No deadtime for Bi-Po cascade - ~300 psec timing resolution (for vertex reconstruction) - PSD capability Absolutely Zero-Deadtime Electronics w/ precise time resolution w/ wide dynamic range #### MoGURA for KamLAND - PMT signals are "sneaked" from the main signal line (high-Z probing) - Copied PMT signals are preprocessed with "baseline restorer" - System clock is synchronized with the GPS time ## Main Digitizer Card (MoGURA FADC) ## Prototype Card (Mini-MoGURA) ## Mini-MoGURA Signal (MiniLAND with 60Co) ## Sensitivity to 1 p.e. Signals ## Capability for Intensive Signals - Ring Buffer holds all waveform digitized by FADC for up to 10 $\mu$ sec - Triggered data is transferred to Channel Buffer (after zero-suppression) - Channel Buffer can hold more than 256 data frames (40nsec/frame) - Data in channel buffer is transferred to SDRAM via exclusive 32bit data line - Channel Buffer to SDRAM is the bottleneck - Roll-back up to ~10 $\mu$ sec is acceptable (useful for <sup>85</sup>Kr $\beta$ $\gamma$ coincidence?) ### Capability for Intensive Signals MC analysis for intensive signals (muon + turmoil + neutrons) - → records all waveform for first 1000 nsec (muon and following turmoil) - → records 100 successive small signals (neutrons) ### Main Card Development Status - Analog mini-card has been re-designed - Lower noise level, better frequency characteristics - No overshoot etc. after huge signal inputs - Temporal stability improved - ⇒ see Yonezawa's talk - Main cards works well as designed - FPGA functions implemented and tested - Zero suppression, baseline scanning, etc. - Performance is good enough for intensive signals - ⇒ see Takemoto's talk #### **Baseline Fluctuation** AC Coupling with $\tau \sim 0.5$ ms PMT Output after Muon (-12 dB attenuated) • AC coupling inside PMT makes $\sim 10$ mV overshoot after muons for $\sim 500~\mu\,\text{sec}$ - Neutron events are ~1mV within 200 μsec - FADC range is -5mV to 20mV Overshoot needs to be removed without affecting tiny signal shape 500 μsec 8 mV #### MoGURA Baseline Restorer Prototype Card tested on 20th Sep 2007 (with dummy signals) #### Installation to KamLAND - Cables are tidily connected with length adjustment - Changing layout easily causes a mess Try to minimize PMT cable relocation ## Cabling and Rack Layout Plan #### Signal Divider Card High-density coaxial connector (Chuck's suggestion) - Divider implements 16 ch/card - FBE has 12 inputs/card - MoGURA is only for 17-inch PMT Power: ~20 kW total ## Summary & Schedule - Prototype (Mini-MoGURA) is fully implemented and tested - Sensitive enough for tiny 1 p.e. signals - Performance is good enough for muon + turmoil + 100\*neutrons - Baseline restorer is working (final adjustments remain though) - Draft E-hut layout is proposed - No major change for PMT signal cabling - FBE crates need to be shifted downward - 20 kW power consumption may require major utility upgrade - Ideas and suggestions would be appreciated - Mass-production will start on Nov~Dec 2007 - Comments, Objections, ??? #### Don't call it "FTE" "MoGURA" stands for Module for General-Use Rapid-Application # 参考資料 #### Quick Review of <sup>11</sup>C Tagging #### (courtesy of I.Shimizu) #### <sup>11</sup>C Tagging with Neutrons | multiplicity<br>(#n <sub>detected</sub> ) | <sup>11</sup> C<br>(events/day/kton) | fraction (%) | |-------------------------------------------|--------------------------------------|--------------| | > 0 | 592.3 ± 13.9 | 88.4 | | = 1 | 323.6 ± 11.0 | 48.3 | | > 10 | 75.3 ± 3.7 | 11.2 | | > 20 | 34.0 ± 2.4 | 5.0 | | > 30 | $3.0 \pm 0.9 < 1\%$ | 0.4 | | > 40 | 0.4 ± 1.9 | 0.1 | #### Summary Electronics requirement for pep/CNO solar neutrino detection is studied. detectable n multiplicity > 60 double hit resolution < 100 nsec resolution < 30[cm] / sqrt(E[MeV]) #### Baseline Stabilization: The Problem ## **Baseline Restorer Schematics** # Signal Divider Inputs #### Data Path #### MoGURA Trigger Card - 12-bit Input, 8-bit Output, General Logic - VME interface - MoGURA FADC Card could be used (if we run out of budget) #### MoGURA VME Piggy-Back Card - Distributes trigger clock and commands - FPGA is used instead of drivers - ⇒ 1-crate system (such as MiniLAND) does not require external trigger card